

# 3.3V Zero Delay Clock Buffer

#### **Features**

- 10 MHz to 100-133 MHz operating range, compatible with CPU and PCI bus frequencies
- Zero input and output propagation delay
- Multiple low skew outputs
- One input drives five outputs (CY2305C)
- One input drives nine outputs, grouped as 4 + 4 + 1 (CY2309C)
- 50 ps typical cycle-cycle jitter (15 pF, 66 MHz)
- Test Mode to bypass phase locked loop (PLL) (CY2309C) only, see "Select Input Decoding for CY2309C" on page 3
- Available in space saving 16-pin 150 Mil SOIC or 4.4 mm TSSOP packages (CY2309C), and 8-pin, 150 Mil SOIC package (CY2305C)
- 3.3V operation
- Industrial temperature available

### **Functional Description**

The CY2305C and CY2309C are die replacement parts for CY2305 and CY2309.

The CY2309C is a low cost 3.3V zero delay buffer designed to distribute high speed clocks and is available in a 16-pin SOIC or TSSOP package. The CY2305C is an 8-pin version of the

CY2309C. It accepts one reference input and drives out five low skew clocks. The -1H versions of each device operate up to 100-133 MHz frequencies and have higher drive than the -1 devices. All parts have on-chip PLLs which lock to an input clock on the REF pin. The PLL feedback is on-chip and is obtained from the CLKOUT pad.

The CY2309C has two banks of four outputs each that are controlled by the select inputs as shown in the "Select Input Decoding for CY2309C" on page 3. If all output clocks are not required, BankB is three-stated. The input clock is directly applied to the outputs by the select inputs for chip and system testing purposes.

The CY2305C and CY2309C PLLs enter a power down mode when there are no rising edges on the REF input. In this state, the outputs are three-stated and the PLL is turned off. This results in less than 12.0  $\mu A$  of current draw for commercial temperature devices and 25.0  $\mu A$  for industrial temperature parts. The CY2309C PLL shuts down in one additional case as shown in the "Select Input Decoding for CY2309C" on page 3.

In the special case when S2:S1 is 1:0, the PLL is bypassed and REF is output from DC to the maximum allowable frequency. The part behaves like a non-zero delay buffer in this mode and the outputs are not three-stated.

The CY2305C or CY2309C is available in two or three different configurations as shown in the "Ordering Information" on page 11. The CY2305C-1 or CY2309C-1 is the base part. The CY2305-1H or CY2309-1H is the high drive version of the -1. Its rise and fall times are much faster than the -1s.



Cypress Semiconductor Corporation
Document Number: 38-07672 Rev. \*F







### **Pinouts**

CY2309C

Figure 1. Pin Diagram - 16 Pin SOIC/TSSOP

#### SOIC/TSSOP Top View REF 🗆 16 CLKOUT CLKA1 2 2CY2309C 15 CLKA4 CLKA2 3 14 CLKA3 13 V<sub>DD</sub> GND □ 5 12 GND 11 CLKB4 CLKB1 ☐ 6 CLKB2 ☐ <sup>7</sup> 10 CLKB3 S2 🗆 9 🗆 S1

Table 1. Pin Definition - 16 Pin SOIC/TSSOP

| Pin | Signal                | Description                                    |
|-----|-----------------------|------------------------------------------------|
| 1   | REF <sup>[1]</sup>    | Input reference frequency                      |
| 2   | CLKA1 <sup>[2]</sup>  | Buffered clock output, Bank A                  |
| 3   | CLKA2 <sup>[2]</sup>  | Buffered clock output, Bank A                  |
| 4   | $V_{DD}$              | 3.3V supply                                    |
| 5   | GND                   | Ground                                         |
| 6   | CLKB1 <sup>[2]</sup>  | Buffered clock output, Bank B                  |
| 7   | CLKB2 <sup>[2]</sup>  | Buffered clock output, Bank B                  |
| 8   | S2 <sup>[3]</sup>     | Select input, bit 2                            |
| 9   | S1 <sup>[3]</sup>     | Select input, bit 1                            |
| 10  | CLKB3 <sup>[2]</sup>  | Buffered clock output, Bank B                  |
| 11  | CLKB4 <sup>[2]</sup>  | Buffered clock output, Bank B                  |
| 12  | GND                   | Ground                                         |
| 13  | $V_{DD}$              | 3.3V supply                                    |
| 14  | CLKA3 <sup>[2]</sup>  | Buffered clock output, Bank A                  |
| 15  | CLKA4 <sup>[2]</sup>  | Buffered clock output, Bank A                  |
| 16  | CLKOUT <sup>[2]</sup> | Buffered output, internal feedback on this pin |

Table 2. Select Input Decoding for CY2309C

| S2 | S1 | CLOCK A1-A4 | CLOCK B1-B4 | CLKOUT <sup>[4]</sup> | Output Source | PLL Shutdown |
|----|----|-------------|-------------|-----------------------|---------------|--------------|
| 0  | 0  | Three state | Three state | Driven                | PLL           | N            |
| 0  | 1  | Driven      | Three state | Driven                | PLL           | N            |
| 1  | 0  | Driven      | Driven      | Driven                | Reference     | Y            |
| 1  | 1  | Driven      | Driven      | Driven                | PLL           | N            |

#### Notes

- Weak pull down.
   Weak pull down on all outputs.

Document Number: 38-07672 Rev. \*F

Weak pull ups on these inputs.
 This output is driven and has an internal feedback for the PLL. The load on this output is adjusted to change the skew between the reference and output.

Page 3 of 14



CY2305C

Figure 2. Pin Diagram - 8 Pin SOIC



Table 3. Pin Description - 8 Pin SOIC

| Pin | Signal                | Description                                          |  |
|-----|-----------------------|------------------------------------------------------|--|
| 1   | REF <sup>[1]</sup>    | Input reference frequency                            |  |
| 2   | CLK2 <sup>[2]</sup>   | Buffered clock output                                |  |
| 3   | CLK1 <sup>[2]</sup>   | Buffered clock output                                |  |
| 4   | GND                   | Ground                                               |  |
| 5   | CLK3 <sup>[2]</sup>   | Buffered clock output                                |  |
| 6   | $V_{DD}$              | 3.3V supply                                          |  |
| 7   | CLK4 <sup>[2]</sup>   | Buffered clock output                                |  |
| 8   | CLKOUT <sup>[2]</sup> | Buffered clock output, internal feedback on this pin |  |

## **Zero Delay and Skew Control**

All outputs should be uniformly loaded to achieve Zero Delay between the input and output. Since the CLKOUT pin is the internal feedback to the PLL, its relative loading can adjust the input or output delay.

For applications requiring zero input or output delay, all outputs including CLKOUT are equally loaded. Even if CLKOUT is not used, it must have a capacitive load equal to that on other outputs for obtaining zero input or output delay.

For zero output or output skew, all outputs are loaded equally. For further information refer to the application note entitled "CY2305 and CY2309 as PCI and SDRAM Buffers".





### **Absolute Maximum Conditions**

| Supply Voltage to Ground Potential0.5V to +4.6V             | Storage Temperature65°C to +150°C                                |
|-------------------------------------------------------------|------------------------------------------------------------------|
| DC Input Voltage (Except REF)0.5V to V <sub>DD</sub> + 0.5V | Junction Temperature                                             |
| DC Input Voltage REF0.5V to V <sub>DD</sub> + 0.5V          | Static Discharge Voltage (per MIL-STD-883, Method 3015) > 2,000V |

## Operating Conditions for CY2305CSXC-XX and CY2309CSXC-XX

Operating Conditions table for CY2305CSXC-XX and CY2309CSXC-XX Commercial Temperature Devices.

| Parameter       | Description                                                                                            | Min  | Max | Unit |
|-----------------|--------------------------------------------------------------------------------------------------------|------|-----|------|
| $V_{DD}$        | Supply Voltage                                                                                         | 3.0  | 3.6 | V    |
| T <sub>A</sub>  | Operating Temperature (Ambient Temperature)                                                            | 0    | 70  | °C   |
| C <sub>L</sub>  | Load Capacitance, below 100 MHz                                                                        |      | 30  | pF   |
| C <sub>L</sub>  | Load Capacitance, from 100 MHz to 133 MHz                                                              |      | 10  | pF   |
| C <sub>IN</sub> | Input Capacitance                                                                                      |      | 7   | pF   |
| t <sub>PU</sub> | Power up time for all V <sub>DD</sub> s to reach minimum specified voltage (power ramps are monotonic) | 0.05 | 50  | ms   |

### Electrical Characteristics for CY2305CSXC-XX and CY2309CSXC-XX

Electrical Characteristics table for CY2305CSXC-XX and CY2309CSXC-XX Commercial Temperature Devices.

| Parameter                 | Description                        | Test Conditions                                                | Min  | Max                   | Unit |
|---------------------------|------------------------------------|----------------------------------------------------------------|------|-----------------------|------|
| V <sub>IL</sub>           | Input LOW Voltage <sup>[5]</sup>   |                                                                | -0.3 | 0.8                   | V    |
| $V_{IH}$                  | Input HIGH Voltage <sup>[5]</sup>  |                                                                | 2.0  | V <sub>DD</sub> + 0.3 | V    |
| I <sub>IL</sub>           | Input LOW Current                  | $V_{IN} = 0V$                                                  | _    | 50                    | μΑ   |
| I <sub>IH</sub>           | Input HIGH Current                 | $V_{IN} = V_{DD}$                                              | _    | 100                   | μΑ   |
| V <sub>OL</sub>           | Output LOW Voltage <sup>[6]</sup>  | I <sub>OL</sub> = 8 mA (-1)<br>I <sub>OH</sub> = 12 mA (-1H)   | -    | 0.4                   | V    |
| V <sub>OH</sub>           | Output HIGH Voltage <sup>[6]</sup> | I <sub>OH</sub> = -8 mA (-1)<br>I <sub>OL</sub> = -12 mA (-1H) | 2.4  | _                     | V    |
| I <sub>DD</sub> (PD mode) | Power Down Supply Current          | REF = 0 MHz                                                    | _    | 12.0                  | μΑ   |
| I <sub>DD</sub>           | Supply Current                     | Unloaded outputs at 66.67 MHz, SEL inputs at V <sub>DD</sub>   | _    | 32                    | mA   |

#### Notes

Document Number: 38-07672 Rev. \*F Page 5 of 14

REF input has a threshold voltage of V<sub>DD</sub>/2.
 Parameter is guaranteed by design and characterization. Not 100% tested in production.



## Switching Characteristics for CY2305CSXC-XX and CY2309CSXC-XX

Switching characteristics table for CY2305CSXC-1 and CY2309CSXC-1 Commercial Temperature Devices. All parameters are specified with loaded outputs.

| Parameter         | Name                                                        | Test Conditions                                                                      | Min      | Тур  | Max           | Unit       |
|-------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------------|----------|------|---------------|------------|
| t <sub>1</sub>    | Output Frequency                                            | 30 pF load<br>10 pF load                                                             | 10<br>10 | _    | 100<br>133.33 | MHz<br>MHz |
|                   | Duty Cycle <sup>[6]</sup> = $t_2 \div t_1$                  | Measured at 1.4V, F <sub>out</sub> = 66.67 MHz                                       | 40.0     | 50.0 | 60.0          | %          |
| t <sub>3</sub>    | Rise Time <sup>[6]</sup>                                    | Measured between 0.8V and 2.0V                                                       | _        | _    | 2.25          | ns         |
| t <sub>4</sub>    | Fall Time <sup>[6]</sup>                                    | Measured between 0.8V and 2.0V                                                       | -        | _    | 2.25          | ns         |
| t <sub>5</sub>    | Output to Output Skew <sup>[6]</sup>                        | All outputs equally loaded                                                           | _        | _    | 200           | ps         |
| t <sub>6A</sub>   | Delay, REF Rising Edge to CLKOUT Rising Edge <sup>[6]</sup> | Measured at V <sub>DD</sub> /2                                                       | _        | 0    | ±350          | ps         |
| t <sub>6B</sub>   | Delay, REF Rising Edge to CLKOUT Rising Edge <sup>[6]</sup> | Measured at V <sub>DD</sub> /2. Measured in PLL<br>Bypass Mode, CY2309C device only. | 1        | 5    | 8.7           | ns         |
| t <sub>7</sub>    | Device to Device Skew <sup>[6]</sup>                        | Measured at V <sub>DD</sub> /2 on the CLKOUT pins of devices                         | _        | 0    | 700           | ps         |
| tJ                | Cycle to Cycle Jitter, peak <sup>[6]</sup>                  | Measured at 66.67 MHz, loaded outputs                                                | _        | 50   | 175           | ps         |
| t <sub>LOCK</sub> | PLL Lock Time <sup>[6]</sup>                                | Stable power supply, valid clock presented on REF pin                                | -        | _    | 1.0           | ms         |

Switching characteristics table for CY2305CSXC-1H and CY2309CSXC-1H Commercial Temperature Devices. All parameters are specified with loaded outputs.

| Parameter         | Name                                                        | Description                                                                          | Min      | Тур  | Max           | Unit       |
|-------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------------|----------|------|---------------|------------|
| t <sub>1</sub>    | Output Frequency                                            | 30-pF load<br>10-pF load                                                             | 10<br>10 | _    | 100<br>133.33 | MHz<br>MHz |
|                   | Duty Cycle <sup>[6]</sup> = $t_2 \div t_1$                  | Measured at 1.4V, F <sub>out</sub> = 66.67 MHz                                       | 40.0     | 50.0 | 60.0          | %          |
|                   | Duty Cycle <sup>[6]</sup> = $t_2 \div t_1$                  | Measured at 1.4V, F <sub>out</sub> < 50.0 MHz                                        | 45.0     | 50.0 | 55.0          | %          |
| t <sub>3</sub>    | Rise Time <sup>[6]</sup>                                    | Measured between 0.8V and 2.0V                                                       | _        | _    | 1.5           | ns         |
| t <sub>4</sub>    | Fall Time <sup>[6]</sup>                                    | Measured between 0.8V and 2.0V                                                       | -        | _    | 1.5           | ns         |
| t <sub>5</sub>    | Output to Output Skew <sup>[6]</sup>                        | All outputs equally loaded                                                           | -        | _    | 200           | ps         |
| t <sub>6A</sub>   | Delay, REF Rising Edge to CLKOUT Rising Edge <sup>[6]</sup> | Measured at V <sub>DD</sub> /2                                                       | _        | 0    | ±350          | ps         |
| t <sub>6B</sub>   | Delay, REF Rising Edge to CLKOUT Rising Edge <sup>[6]</sup> | Measured at V <sub>DD</sub> /2. Measured in PLL<br>Bypass Mode, CY2309C device only. | 1        | 5    | 8.7           | ns         |
| t <sub>7</sub>    | Device to Device Skew <sup>[6]</sup>                        | Measured at V <sub>DD</sub> /2 on the CLKOUT pins of devices                         | _        | 0    | 700           | ps         |
| t <sub>8</sub>    | Output Slew Rate <sup>[6]</sup>                             | Measured between 0.8V and 2.0V using Test Circuit #2                                 | 1        | _    | -             | V/ns       |
| t <sub>J</sub>    | Cycle to Cycle Jitter, peak <sup>[6]</sup>                  | Measured at 66.67 MHz, loaded outputs                                                | -        | -    | 175           | ps         |
| t <sub>LOCK</sub> | PLL Lock Time <sup>[6]</sup>                                | Stable power supply, valid clock presented on REF pin                                | -        | _    | 1.0           | ms         |

Document Number: 38-07672 Rev. \*F Page 6 of 14



## Operating Conditions for CY2305CSXI-XX and CY2309CSXI-XX

Operating conditions table for CY2305CSXI-XX and CY2309CSXI-XX Industrial Temperature Devices.

| Parameter       | Description                                 | Min | Max | Unit |
|-----------------|---------------------------------------------|-----|-----|------|
| $V_{DD}$        | Supply Voltage                              | 3.0 | 3.6 | V    |
| T <sub>A</sub>  | Operating Temperature (Ambient Temperature) | -40 | 85  | °C   |
| C <sub>L</sub>  | Load Capacitance, below 100 MHz             | _   | 30  | pF   |
| C <sub>L</sub>  | Load Capacitance, from 100 MHz to 133 MHz   | _   | 10  | pF   |
| C <sub>IN</sub> | Input Capacitance                           | _   | 7   | pF   |

### Electrical Characteristics for CY2305CSXI-XX and CY2309CSXI-XX

Electrical characteristics table for CY2305CSXI-XX and CY2309CSXI-XX Industrial Temperature Devices.

| Parameter                 | Description                        | Test Conditions                                                           | Min  | Max                   | Unit |
|---------------------------|------------------------------------|---------------------------------------------------------------------------|------|-----------------------|------|
| V <sub>IL</sub>           | Input LOW Voltage <sup>[5]</sup>   |                                                                           | -0.3 | 0.8                   | V    |
| V <sub>IH</sub>           | Input HIGH Voltage <sup>[5]</sup>  |                                                                           | 2.0  | V <sub>DD</sub> + 0.3 | V    |
| I <sub>IL</sub>           | Input LOW Current                  | $V_{IN} = 0V$                                                             | _    | 50.0                  | μΑ   |
| I <sub>IH</sub>           | Input HIGH Current                 | $V_{IN} = V_{DD}$                                                         | _    | 100.0                 | μΑ   |
| V <sub>OL</sub>           | Output LOW Voltage <sup>[6]</sup>  | I <sub>OL</sub> = 8 mA (-1)<br>I <sub>OH</sub> =12 mA (-1H)               | -    | 0.4                   | V    |
| V <sub>OH</sub>           | Output HIGH Voltage <sup>[6]</sup> | $I_{OH} = -8 \text{ mA } (-1)$<br>$I_{OL} = -12 \text{ mA } (-1\text{H})$ | 2.4  | _                     | V    |
| I <sub>DD</sub> (PD mode) | Power down Supply Current          | REF = 0 MHz                                                               | _    | 25.0                  | μΑ   |
| I <sub>DD</sub>           | Supply Current                     | Unloaded outputs at 66.67 MHz, SEL inputs at V <sub>DD</sub>              | -    | 35                    | mA   |

Document Number: 38-07672 Rev. \*F Page 7 of 14



## Switching Characteristics for CY2305CSXI-XX and CY2309CSXI-XX

Switching characteristics table for CY2305CSXI-1and CY2309CSXI-1 Industrial Temperature Devices. All parameters are specified with loaded outputs.

| Parameter         | Name                                                        | Test Conditions                                                                   | Min      | Тур  | Max           | Unit       |
|-------------------|-------------------------------------------------------------|-----------------------------------------------------------------------------------|----------|------|---------------|------------|
| t <sub>1</sub>    | Output Frequency                                            | 30 pF load<br>10 pF load                                                          | 10<br>10 |      | 100<br>133.33 | MHz<br>MHz |
|                   | Duty Cycle <sup>[6]</sup> = $t_2 \div t_1$                  | Measured at 1.4V, F <sub>out</sub> = 66.67 MHz                                    | 40.0     | 50.0 | 60.0          | %          |
| t <sub>3</sub>    | Rise Time <sup>[6]</sup>                                    | Measured between 0.8V and 2.0V                                                    | _        | _    | 2.25          | ns         |
| t <sub>4</sub>    | Fall Time <sup>[6]</sup>                                    | Measured between 0.8V and 2.0V                                                    | _        | _    | 2.25          | ns         |
| t <sub>5</sub>    | Output to Output Skew <sup>[6]</sup>                        | All outputs equally loaded                                                        | _        | _    | 200           | ps         |
| t <sub>6A</sub>   | Delay, REF Rising Edge to CLKOUT Rising Edge <sup>[6]</sup> | Measured at V <sub>DD</sub> /2                                                    | _        | 0    | ±350          | ps         |
| t <sub>6B</sub>   | Delay, REF Rising Edge to CLKOUT Rising Edge <sup>[6]</sup> | Measured at V <sub>DD</sub> /2. Measured in PLL Bypass Mode, CY2309C device only. | 1        | 5    | 8.7           | ns         |
| t <sub>7</sub>    | Device to Device Skew <sup>[6]</sup>                        | Measured at V <sub>DD</sub> /2 on the CLKOUT pins of devices                      | -        | 0    | 700           | ps         |
| t <sub>J</sub>    | Cycle to Cycle Jitter, peak <sup>[6]</sup>                  | Measured at 66.67 MHz, loaded outputs                                             | -        | 50   | 175           | ps         |
| t <sub>LOCK</sub> | PLL Lock Time <sup>[6]</sup>                                | Stable power supply, valid clock presented on REF pin                             | -        | _    | 1.0           | ms         |

Switching characteristics table for CY2305CSXI-1H and CY2309CSXI-1H Industrial Temperature Device. All parameters are specified with loaded outputs.

| Parameter         | Name                                                        | Description                                                                       | Min      | Тур  | Max           | Unit       |
|-------------------|-------------------------------------------------------------|-----------------------------------------------------------------------------------|----------|------|---------------|------------|
| t <sub>1</sub>    | Output Frequency                                            | 30 pF load<br>10 pF load                                                          | 10<br>10 | _    | 100<br>133.33 | MHz<br>MHz |
|                   | Duty Cycle <sup>[6]</sup> = $t_2 \div t_1$                  | Measured at 1.4V, F <sub>out</sub> = 66.67 MHz                                    | 40.0     | 50.0 | 60.0          | %          |
|                   | Duty Cycle <sup>[6]</sup> = $t_2 \div t_1$                  | Measured at 1.4V, F <sub>out</sub> < 50.0 MHz                                     | 45.0     | 50.0 | 55.0          | %          |
| t <sub>3</sub>    | Rise Time <sup>[6]</sup>                                    | Measured between 0.8V and 2.0V                                                    | _        | _    | 1.5           | ns         |
| t <sub>4</sub>    | Fall Time <sup>[6]</sup>                                    | Measured between 0.8V and 2.0V                                                    | _        | _    | 1.5           | ns         |
| t <sub>5</sub>    | Output to Output Skew <sup>[6]</sup>                        | All outputs equally loaded                                                        | _        | _    | 200           | ps         |
| t <sub>6A</sub>   | Delay, REF Rising Edge to CLKOUT Rising Edge <sup>[6]</sup> | Measured at V <sub>DD</sub> /2                                                    | _        | 0    | ±350          | ps         |
| t <sub>6B</sub>   | Delay, REF Rising Edge to CLKOUT Rising Edge <sup>[6]</sup> | Measured at V <sub>DD</sub> /2. Measured in PLL Bypass Mode, CY2309C device only. | 1        | 5    | 8.7           | ns         |
| t <sub>7</sub>    | Device to Device Skew <sup>[6]</sup>                        | Measured at V <sub>DD</sub> /2 on the CLKOUT pins of devices                      | _        | 0    | 700           | ps         |
| t <sub>8</sub>    | Output Slew Rate <sup>[6]</sup>                             | Measured between 0.8V and 2.0V using Test Circuit #2                              | 1        | _    |               | V/ns       |
| tj                | Cycle to Cycle Jitter, peak <sup>[6]</sup>                  | Measured at 66.67 MHz, loaded outputs                                             | -        | _    | 175           | ps         |
| t <sub>LOCK</sub> | PLL Lock Time <sup>[6]</sup>                                | Stable power supply, valid clock presented on REF pin                             | -        | _    | 1.0           | ms         |

Document Number: 38-07672 Rev. \*F Page 8 of 14



## **Switching Waveforms**

Figure 3. Duty Cycle Timing



Figure 4. All Outputs Rise/Fall Time



Figure 5. Output-Output Skew



Figure 6. Input-Output Propagation Delay



Figure 7. Device-Device Skew





## **Test Circuits**



For parameter t<sub>8</sub> (output slew rate) on -1H devices





## **Ordering Information**

| Ordering Code     | Package Type                        | Operating Range |
|-------------------|-------------------------------------|-----------------|
| Pb-Free - CY2305C |                                     | 1               |
| CY2305CSXC-1      | 8-pin 150 Mil SOIC                  | Commercial      |
| CY2305CSXC-1T     | 8-pin 150 Mil SOIC - Tape and Reel  | Commercial      |
| CY2305CSXC-1H     | 8-pin 150 Mil SOIC                  | Commercial      |
| CY2305CSXC-1HT    | 8-pin 150 Mil SOIC - Tape and Reel  | Commercial      |
| CY2305CSXI-1      | 8-pin 150 Mil SOIC                  | Industrial      |
| CY2305CSXI-1T     | 8-pin 150 Mil SOIC - Tape and Reel  | Industrial      |
| CY2305CSXI-1H     | 8-pin 150 Mil SOIC                  | Industrial      |
| CY2305CSXI-1HT    | 8-pin 150 Mil SOIC - Tape and Reel  | Industrial      |
| Pb-Free- CY2309C  | •                                   | •               |
| CY2309CSXC-1      | 16-pin 150 Mil SOIC                 | Commercial      |
| CY2309CSXC-1T     | 16-pin 150 Mil SOIC – Tape and Reel | Commercial      |
| CY2309CSXC-1H     | 16-pin 150 Mil SOIC                 | Commercial      |
| CY2309CSXC-1HT    | 16-pin 150 Mil SOIC – Tape and Reel | Commercial      |
| CY2309CSXI-1      | 16-pin 150 Mil SOIC                 | Industrial      |
| CY2309CSXI-1T     | 16-pin 150 Mil SOIC – Tape and Reel | Industrial      |
| CY2309CSXI-1H     | 16-pin 150 Mil SOIC                 | Industrial      |
| CY2309CSXI-1HT    | 16-pin 150 Mil SOIC – Tape and Reel | Industrial      |
| CY2309CZXC-1      | 16-pin 4.4 mm TSSOP                 | Commercial      |
| CY2309CZXC-1T     | 16-pin 4.4 mm TSSOP – Tape and Reel | Commercial      |
| CY2309CZXC-1H     | 16-pin 4.4 mm TSSOP                 | Commercial      |
| CY2309CZXC-1HT    | 16-pin 4.4 mm TSSOP – Tape and Reel | Commercial      |
| CY2309CZXI-1      | 16-pin 4.4 mm TSSOP                 | Industrial      |
| CY2309CZXI-1T     | 16-pin 4.4 mm TSSOP – Tape and Reel | Industrial      |
| CY2309CZXI-1H     | Industrial                          |                 |
| CY2309CZXI-1HT    | 16-pin 4.4 mm TSSOP – Tape and Reel | Industrial      |



## **Package Drawing and Dimensions**

Figure 8. 8-Pin (150 Mil) SOIC S8 1. DIMENSIONS IN INCHES[MM] MIN. MAX. 2. PIN 1 ID IS OPTIONAL, ROUND ON SINGLE LEADFRAME 0.150[3.810] 0.157[3.987] RECTANGULAR ON MATRIX LEADFRAME 3. REFERENCE JEDEC MS-012 0.230[5.842] 4. PACKAGE WEIGHT 0.07gms 0.244[6.197] PART # S08.15 STANDARD PKG. SZ08.15 LEAD FREE PKG. 0.010[0.254] SEATING PLANE 0.196[4.978] 0.016[0.406] 0.068[1.727] 0.004[0.102] 0.050[1.270] 0.0075[0.190] 0.016[0.406] 0.035[0.889] 0.004[0.102] 0°~8° 0.0098[0.249] 0.0098[0.249] 0.0138[0.350]

Figure 9. 16-Pin (150 Mil) SOIC S16





Figure 10. 16-Pin TSSOP 4.40 MM Body Z16.173



DIMENSIONS IN MM[INCHES] MIN.

MAX.

REFERENCE JEDEC MO-153
PACKAGE WEIGHT 0.05gms







### **Document History Page**

| REV. | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------|---------|------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **   | 224421  | See ECN    | RGL                | New datasheet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| *A   | 268571  | See ECN    | RGL                | Added bullet for 5V tolerant inputs in the features                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| *B   | 276453  | See ECN    | RGL                | Minor Change: Moved one sentence from the features to the Functional Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| *C   | 303063  | See ECN    | RGL                | Updated datasheet as per characterization data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| *D   | 318315  | See ECN    | RGL                | Datasheet rewrite                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| *E   | 344815  | See ECN    | RGL                | Minor Error: Corrected the header of all the AC/DC tables with the right p numbers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| *F   | 1279889 | See ECN    | KVM                | Changed title from "Low Cost 3.3V Zero Delay Buffer" to "3.3V Zero Del Clock Buffer" Specified the VIL minimum value to -0.3V Specified the VIH maximum value to VDD + 0.3V Changed DC Input Voltage (REF) maximum value in Absolute Maximum section Removed references to 5V tolerant inputs (pages 1 and 2) Removed Pentium compatibility reference Added CY2305C block diagram Added "peak" to the jitter specifications Changed typical jitter from 75 ps to 50 ps for standard drive devices For standard drive devices, tightened rise/fall times from 2.5 ns to 2.25 Tightened cycle-to-cycle jitter from 200 ps to 175 ps Tightened output-to-output skew from 250 ps to 200 ps |

© Cypress Semiconductor Corporation, 2007. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonable be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document Number: 38-07672 Rev. \*F

Revised July 5, 2007

Page 14 of 14